# Sequential circuit

### **Blocking and Non-blocking**

- **Blocking Statements**: A blocking statement must be executed before the execution of the statements that follow it in a sequential block.
- Nonblocking Statements: Nonblocking statements allow you to schedule assignments without blocking the procedural flow. You can use the nonblocking procedural statement whenever you want to make several register assignments within the same time step without regard to order or dependence upon each other.

# **Blocking**

```
module blocking;
reg clk, a, b, c;
initial begin
 $dumpfile("blocking.vcd");
 $dumpvars;
           $display("time
                                             b
                                                        c");
                                  a
                                  %b
                                                        %b",$time, a,b,c);
           $monitor("%g
                                             %b
 a = 0; b = 0; c = 0; clk = 0;
 #5 a = 1;
 #5 a = 0;
 #5 a = 0;
 #5 a = 1:
 #5 $finish;
end
always @ (posedge clk )
begin
b = a;
c = b;
end
always #5 clk = !clk;
endmodule
```

### **Non-Blocking**

```
module blocking;
reg clk, a, b, c;
initial begin
 $dumpfile("blocking.vcd");
 $dumpvars;
           $display("time
                                             b
                                                         c");
                                  a
                                  %b
                                                         %b",$time, a,b,c);
           $monitor("%g
                                             %b
 a = 0; b = 0; c = 0; clk = 0;
 #5 a = 1;
 #5 a = 0;
 #5 a = 0;
 #5 a = 1;
 #5 $finish;
end
always @ (posedge clk )
begin
b \le a:
c \le b;
end
always #5 clk = !clk;
endmodule
```



### Sequential circuit

 Output depends not just on present inputs (as in combinational circuit), but on past sequence of inputs



Fig. 5-1 Block Diagram of Sequential Circuit

Combinational

digital circuit

### Example Needing Bit Storage

- Flight attendant call button
  - Press call: light turns on
    - Stays on after button released
  - Press cancel: light turns off
  - Logic gate circuit to implement this?



Doesn't work. Q=1 when Call=1, but doesn't stay 1 when Call returns to 0

Need some form of "feedback" in the circuit



1. Call button pressed – light turn s on



2. Call button released – light sta ys on



3. Cancel button pressed – light tur ns off

### D Flip-Flop

- *Flip-flop*: Bit storage that stores on clock edge, not level
- One design -- master-servant
  - Two latches, output of first goes to input of second, master latch has inverted clock signal
  - So master loaded when C=0, then servant when C=1
  - When C changes from 0 to 1, master disabled, servant loaded with value that was at D just before C changed -- i.e., value at D during rising edge of C





Note: Hundr eds of differe nt flip-flop de signs exist



#### D Latch



| CD                       | Next state of $Q$                                   |
|--------------------------|-----------------------------------------------------|
| 0 <b>X</b><br>1 0<br>1 1 | No change $Q = 0$ ; Reset state $Q = 1$ ; Set state |

(b) Function table

Fig. 5-6 D Latch

```
module D_latch (output Q, input D, En);
reg Q;
always @ (En, D)
if (En) Q <= D;
endmodule
```

```
module t_D_latch;
 wire Q;
 reg D, En;
D_latch M0 (Q, D, En);
 initial #100 $finish;
 initial repeat (10) begin #10 D = 1; #10 D = 0; end
 initial fork
       En = 0;
  #5 En = 1;
  #15 En = 0; // latch the output
  #35 En = 1;
  #45 En = 0; // latch the outuput
  #75 En = 1;
 join
endmodule
```

#### D Flip-Flop

```
//리셋 없는 D플립플롭
module D_flip_flop (Q, D, CLK);
 output Q;
               D, CLK;
 input
                Q;
 reg
                                // Description of D flip-flop
                                // with active-low asynchronous reset
 always @ (posedge CLK)
  Q \leq D;
                                module D_flip_flop_AR (Q, D, CLK, RST);
endmodule
                                  output Q;
                                                 D, CLK, RST;
                                  input
                                  reg
                                  always @ (posedge CLK, negedge RST)
                                   if (RST = 0) Q <= 1'b0;
                                   else Q \le D;
```

endmodule

```
module t_D_flip_flops;
 wire Q, Q_AR;
 reg D, CLK, RST;
 D_flip_flop M0 (Q, D, CLK);
 D_flip_flop_AR M1 (Q_AR, D, CLK, RST);
 initial #100 $finish;
 initial begin CLK = 0; forever #5 CLK = \simCLK; end
 initial fork
  D = 1:
  RST = 1;
  #20 D = 0;
  #40 D = 1;
  #50 D = 0;
  #60 D = 1;
  #70 D = 0;
  #90 D = 1;
  #42 RST = 0;
  #72 RST = 1;
 join
endmodule
```

#### D Latch vs. D Flip-Flop

- Latch is level-sensitive: Stores D when C=1
- Flip-flop is edge triggered: Stores D when C changes from 0 to 1
  - Saying "level-sensitive latch," or "edge-triggered flip-flop," is redundant
  - Two types of flip-flops -- rising or falling edge triggered.
- Comparing behavior of latch and flip-flop:



SCANN LAB.

## T flip-flop using D flip-flop

```
module Toggle_flip_flop (Q, T, CLK, RST);
output Q;
input T, CLK, RST;
wire DT;
assign DT = T ^ Q;
D_flip_flop_AR M0 (Q, DT, CLK, RST);
endmodule
```

# JK flip-flop using D flip-flop

```
module JK_flip_flop_1 (Q, Q_not, J, K, CLK, RST_B);
output Q, Q_not;
input J, K, CLK, RST_B;
wire JK;
assign JK = (J & ~Q) | (~K & Q);
assign Q_not = ~Q;
D_flip_flop_AR M0 (Q, JK, CLK, RST_B);
endmodule
```

SCANN LAB.

HANYANG UNIV.

## Behavioral Description of JK flip-flop

```
module JK_flip_flop_2 (Q, Q_not, J, K, CLK);
 output Q, Q_not;
          J, K, CLK;
 input
 reg
 assign Q_{not} = \sim Q;
 always @ (posedge CLK)
  case ({J, K})
   2'b00: Q <= Q;
   2'b01: Q <= 1'b0;
   2'b10: Q <= 1'b1;
   2'b11: Q <= ~Q;
  endcase
endmodule
```

## t\_Toggle\_flip\_flop

```
module t_Toggle_flip_flop;
 wire t_Q;
 reg t_T, t_CLK, t_RST;
 Toggle_flip_flop M1 (t_Q, t_T, t_CLK, t_RST);
initial #150 $finish;
 initial begin t_CLK = 0; forever #5 t_CLK = \simt_CLK; end
 initial fork
  t T = 1;
  t RST = 0;
  #22 t_RST = 1;
   #42 t_RST = 0;
  #62 t RST = 1;
  #90 t T = 0;
  #120 t T = 1;
 join
endmodule
```

### t\_JK\_flip\_flop

```
module t_JK_flip_flop;
 wire Q, Q_not;
        J, K, CLK, RST_B;
 reg
 JK_flip_flop_1 M1 (Q_1, Q_1_not, J, K, CLK, RST_B);
 JK_flip_flop_2 M2 (Q_2, Q_2_not, J, K, CLK);
 initial #100 $finish;
 initial begin CLK = 0; forever #5 CLK = \simCLK; end
 initial fork
  RST B = 0;
  RST B = 1;
  J = 0;
  K = 0:
  #20 K = 1;
  #40 J = 1;
  #80 K = 0;
  #90 J = 0;
  join
endmodule
```